

(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

Subject: Advanced Microprocessor Subject Code: 17627

## **Important Instructions to examiners:**

- 1) The answers should be examined by key words and not as word-to-word as given in the model answer scheme.
- 2) The model answer and the answer written by candidate may vary but the examiner may try to assess the understanding level of the candidate.
- 3) The language errors such as grammatical, spelling errors should not be given more Importance (Not applicable for subject English and Communication Skills).
- 4) While assessing figures, examiner may give credit for principal components indicated in the figure. The figures drawn by candidate and model answer may vary. The examiner may give credit for any equivalent figure drawn.
- 5) Credits may be given step wise for numerical problems. In some cases, the assumed constant values may vary and there may be some difference in the candidate's answers and model answer.
- 6) In case of some questions credit may be given by judgement on part of examiner of relevant answer based on candidate's understanding.
- 7) For programming language papers, credit may be given to any other program based on equivalent concept.

| Q. | Sub        | Answer                                                                                                        | Marking           |
|----|------------|---------------------------------------------------------------------------------------------------------------|-------------------|
| No | Q.N.       |                                                                                                               | Scheme            |
|    |            |                                                                                                               |                   |
| 1. | <b>A</b> ) | Attempt any three.                                                                                            | 12                |
|    | i)         | List salient features of 80386 (4 points).                                                                    | <b>4M</b>         |
|    | Ans.       | Features of 80386:                                                                                            |                   |
|    |            | 1. It is a 132 PGA(pin grid array) with 32 bits non multiplexed data bus and 32 bits address bus.             |                   |
|    |            | 2. It works in 3 modes: real, protected and virtual 8086 mode (V-86).                                         |                   |
|    |            | 3. It can address total 2 <sup>32</sup> i.e., 4GB physical memory with the help of its 32 bits address lines. | Any 4<br>features |
|    |            | 4. The integrated memory management unit in 80386 supports segmentation and paging of memory.                 | 1M each           |
|    |            | 5. It supports the interface of 80387-DX coprocessor IC to perform                                            |                   |
|    |            | the complex floating point arithmetic operations.                                                             |                   |
|    |            | 6. It supports 64TB virtual memory.                                                                           |                   |
|    |            | 7. It has a integrated memory management unit which supports the                                              |                   |
|    |            | virtual memory and four levels of protections.                                                                |                   |
|    |            | 8. It has a on chip clock divider circuitry.                                                                  |                   |
|    |            | 9. It has BIST (built in self test) feature which tests approximately                                         |                   |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|      | one half of the 80386 processor when RESET and BUSY are active.                                                                         |           |
|------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------|
|      | 10. It has breakpoint registers to provide the breakpoint traps on code                                                                 |           |
|      | (instructions) execution or data access.                                                                                                |           |
|      | 11. It supports instruction pipelining with the help of 16 bytes                                                                        |           |
|      | instruction prefetch queue.                                                                                                             |           |
|      | 12. It has 8,32 bit General Purpose bits registers to store the data and                                                                |           |
|      | address at the time of programming.                                                                                                     |           |
|      | 13. It has 8 debug registers DR <sub>0</sub> -DR <sub>7</sub> for hardware debugging and control.                                       |           |
|      | 14. It has a 32 bit Eflag register.                                                                                                     |           |
|      | 15. It supports the dynamic bus sizing by which the 80386 can be                                                                        |           |
|      | interfaced to 16 bits devices effectively. And also supports the                                                                        |           |
|      | 8bits, 16 bits and 32 bits operands.                                                                                                    |           |
| ••>  | 16. It operates on 20 MHz and 33 MHz frequency.                                                                                         | 43.6      |
| ii)  | List salient features of pentium processor.                                                                                             | <b>4M</b> |
| Ans. | Features of Pentium processor:                                                                                                          |           |
|      | <ul><li>1. Pentium processor has 64 bit data bus</li><li>8 bytes of data information can be transferred to and from memory in</li></ul> |           |
|      | a single bus cycle with the help of 64 bits data lines.                                                                                 |           |
|      | It supports burst read and burst write back cycles                                                                                      |           |
|      | It supports pipelining                                                                                                                  |           |
|      | 2. It has a separate Instruction cache                                                                                                  | Any 4     |
|      | Pentium processor has <b>8 KB</b> of dedicated instruction cache                                                                        | features  |
|      | It has Two Integer execution units, one Floating point execution                                                                        | 1M each   |
|      | unit                                                                                                                                    |           |
|      | It has a <b>Dual</b> instruction pipeline                                                                                               |           |
|      | It has <b>256 lines</b> between instruction cache and prefetch buffers;                                                                 |           |
|      | allows 32 bytes to be transferred from cache to buffer                                                                                  |           |
|      | 3. It has a separate Data cache                                                                                                         |           |
|      | It has a <b>8 KB</b> dedicated <b>data ca</b> che gives data to execution units                                                         |           |
|      | It has 32 byte lines.                                                                                                                   |           |
|      | 4. Pentium processor has Two parallel integer execution units                                                                           |           |
|      | It Allows the execution of two instructions to be executed                                                                              |           |
|      | simultaneously in a single processor clock                                                                                              |           |
|      |                                                                                                                                         |           |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|      | 5. It has a Floating point unit for Faster internal operations                          |           |
|------|-----------------------------------------------------------------------------------------|-----------|
|      | 6. It has a Local advanced programmable interrupt controller, it                        |           |
|      | Speeds up upto 5 times for common operations including add,                             |           |
|      | multiply and load, than 80486                                                           |           |
|      | 7. It has a Branch Prediction Logic                                                     |           |
|      | To reduce the time required for a branch caused by <b>internal delays</b>               |           |
|      | When a branch instruction is encountered, microprocessor begins                         |           |
|      | prefetch instruction at the branch address                                              |           |
|      | 8. It has a Data Integrity and Error Detection logic                                    |           |
|      | Has significant error detection and data integrity capability                           |           |
|      | Data parity checking is done on byte – byte basis                                       |           |
|      | Address parity checking and internal parity checking features are added                 |           |
|      | 9. It has a Dual Integer Processor which allows execution of two                        |           |
|      | instructions per clock cycle                                                            |           |
|      | 10. It has a Functional redundancy check To provide maximum                             |           |
|      | error detection of the processor and interface to the processor.                        |           |
|      | A second processor 'checker' is used to execute in lock step with                       |           |
|      | the 'master' processor                                                                  |           |
|      | It checks the master's output and compares the value with the internal computed values. |           |
|      | An error signal is generated in case of mismatch                                        |           |
|      | 11. It has a Superscalar architecture, which has                                        |           |
|      | Three execution units                                                                   |           |
|      | One execution unit executes floating point instructions                                 |           |
|      | The other two (U pipe and V pipe) execute integer instructions                          |           |
| iii) | State features of RISC processor.                                                       | <b>4M</b> |
| Ans. | Features of RISC processor:                                                             |           |
|      | 1. Simple instruction set: in a RISC machine, the instruction set                       |           |
|      | contains simple basic instructions, from which more complex                             |           |
|      | instructions can be composed. These instructions with less latency                      |           |
|      | are preferred.                                                                          | Any 4     |
|      | 2. Same length instructions: each instruction is of same length, so                     | features  |
|      | that it may be fetched in a single operation. The traditional                           | 1M each   |
|      | microprocessors from intel or Motorola support variable length                          |           |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|        | instructions                                                                         |           |
|--------|--------------------------------------------------------------------------------------|-----------|
|        |                                                                                      |           |
|        | 3. Single machine cycle instruction: Most instructions complete in                   |           |
|        | one machine cycle, which allows the processor to handle several                      |           |
|        | instructions at the same time. RISC processors have unity                            |           |
|        | CPI(clock per instruction), which is due to optimization of each                     |           |
|        | instruction on the CPU and massive pipelining embedded in a                          |           |
|        | RISC processor.                                                                      |           |
|        | <b>4. Pipelining:</b> usually massive pipelining is embedded in a RISC               |           |
|        | processor. The pipelining is key to speed up RISC machines.                          |           |
|        | 5. Very few addressing modes and formats: unlike the CISC                            |           |
|        | processors, where the number of addressing modes are very high.                      |           |
|        | In RISC processors the addressing modes are much less and it                         |           |
|        | supports few formats.                                                                |           |
|        | <b>6. Large number of registers</b> : the RISC design philosophy                     |           |
|        | generally incorporates a larger number of registers to prevent in                    |           |
|        | large amounts of interactions with memory.                                           |           |
|        | 7. Micro-coding is not required: Unlike in CISC machines, in RISC                    |           |
|        | architecture, instruction micro-coding is not required. This is                      |           |
|        | because of the availability of a set of simple instructions and                      |           |
|        | simple instructions may be easily built into the hardware.                           |           |
|        | <b>8. Load and Store architecture</b> : the RISC architecture is primarily a         |           |
|        | Load and Store architecture, implying that all the memory accesses                   |           |
|        | takes place using Load and Store type operations.                                    |           |
| iv)    | Describe the function of the following pins of 80386.                                | 4M        |
| 117    | 1) $\overline{BS_{16}}$ 2) $\overline{READY}$                                        | 1111      |
|        | 3) PEREQ 4) $\overline{B_0} - \overline{B_3}$                                        |           |
| Ans.   | 1) <b>BS16</b> (#): BUS SIZE 16# :active low <b>input signal</b> : This input pin    |           |
| 111150 | allows the interfacing of 16 bit devices with the 32 bits wide data                  |           |
|        | bus of 386. It selects 32 bits data bus D0-D31 if its 1 and 16 bits                  |           |
|        | data bus D0-D15 if its 0. Dynamic bus sizing is supported by 386                     |           |
|        | with the help of this pin. Asserting this input will disable the                     |           |
|        | BE02# and BE3# signals and will enable only 16 bit data transfer                     | Functio   |
|        | •                                                                                    | n of pins |
|        | operations.  2) <b>READY</b> (#): Ready is a active low input signal for 80386. When | 1M each   |
|        | · · · · · · · · · · · · · · · · · · ·                                                | TWI each  |
|        | the external peripherals make this signal low it indicates that the                  |           |
|        | external peripherals are not able to cope up with the speed of the                   |           |
|        | processor and hence the processor has to wait for some time. This                    |           |
|        | active low input puts the processor in wait state.                                   |           |
|        | 3) <b>PEREQ</b> : processor extension request active high input signal:              |           |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

| Subject: Advanced Microprocessor | Subject Code: | 17627 |
|----------------------------------|---------------|-------|
|----------------------------------|---------------|-------|

|    |            | It is an input signal for 80386                    | from the processor extension i.e.           |         |
|----|------------|----------------------------------------------------|---------------------------------------------|---------|
|    |            | coprocessor.                                       |                                             |         |
|    |            | When the processor extension r                     | equires the data operand transfer it        |         |
|    |            | requests the processor by asserti                  | ng this signal high and issuing it to       |         |
|    |            | the processor. It indicates the                    | request to the 80386 to perform a           |         |
|    |            | data operand transfer for a proce                  |                                             |         |
|    |            |                                                    |                                             |         |
|    |            | 4) <b>B0</b> (#)- <b>B3</b> (#) : BUS SIZE 16# :   | active low <b>input signal</b> : This input |         |
|    |            | pin allows the interfacing of 16                   | bit devices with the 32 bits wide           |         |
|    |            |                                                    | its data bus D0-D31 if its 1 and 16         |         |
|    |            | bits data bus D0-D15 if its 0. I                   | Dynamic bus sizing is supported by          |         |
|    |            | 386 with the help of this pin. A                   | Asserting this input will disable the       |         |
|    |            | BE02# and BE3# signals and w                       | vill enable only 16 bit data transfer       |         |
|    |            | operations.                                        | ·                                           |         |
|    |            | BE0#                                               | D0-D7                                       |         |
|    |            | BE1#                                               | D8-D15                                      |         |
|    |            | BE2#                                               | D16-D23                                     |         |
|    |            | BE3#                                               | D24-D31                                     |         |
|    |            |                                                    |                                             |         |
| 1. | <b>(B)</b> | Attempt any one.                                   |                                             | 6       |
| 1. | (B)<br>i)  | Attempt any one. Draw the neat labelled architectu | are of 80386.                               | 6<br>6M |
| 1. |            | 2 4                                                | ire of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | ire of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |
| 1. | i)         | 2 4                                                | are of 80386.                               |         |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**





(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**





(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

**Subject: Advanced Microprocessor** 

**Subject Code:** 

17627

Diagram

*3M* 



## Architecture of Pentium is as shown in the above diagram.

The most important enhancements over the 486 are the separate instruction and data caches, the dual integer pipelines (the U-pipeline and the V-pipeline, as Intel calls them), branch prediction using the branch target buffer (BTB), the pipelined floating-point unit, and the 64-bit external data bus. Even-parity checking is implemented for the data bus and the internal RAM arrays (caches and TLBs).

As for new functions, there are only a few; nearly all the enhancements in Pentium are included to improve performance, and there are only a handful of new instructions. Pentium is the first high-performance micro-processor to include a system management mode

Descript ion 3M



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

Subject: Advanced Microprocessor Subject Code: 17627

like those found on power-miserly processors for notebooks and other battery-based applications; Intel is holding to its promise to include SMM on all new CPUs.

The integer data path is in the middle, while the floating- point data path is on the side opposite the data cache. In contrast to other superscalar designs, such as Super SPARC, Pentium's integer data path is actually bigger than its FP data path. This is an indication of the extra logic associated with complex instruction support. Intel estimates about 30% of the transistors were devoted to compatibility with the x86 architecture. Much of this overhead is probably in the microcode ROM, instruction decode and control unit, and the adders in the two address generators, but there are other effects of the complex instruction set. For example, the higher frequency of memory references in x86 programs compared to RISC code led to the implementation of the dual-ac.

Register set

The purpose of the Register is to hold temporary results, and control the execution of the program. General-purpose registers in Pentium are EAX, ECX, EDX, EBX, ESP, EBP, ESI, or EDI.

The 32-bit registers are named with prefix E, EAX, etc, and the least 16 bits 0-15 of these registers can be accessed with names such as AX, SI Similarly the lower eight bits (0-7) can be accessed with names such as AL & BL. The higher eight bits (8-15) with names such as AH & BH. The instruction pointer EAP known as program counter(PC) in 8-bit microprocessor, is a 32-bit register to handle 32-bit memory addresses, and the lower 16 bit segment IP is used for 16-bit memory addresses.

The flag register is a 32-bit register, however 14-bits are being used at present for 13 different tasks; these flags are upward compatible with those of the 8086 and 80286. The comparison of the available flags in 16-bit and 32-bit microprocessor is may provide some clues related to capabilities of these processors. The 8086 has 9 flags, the 80286 has 11 flags, and the 80286 has 13 flags. All of these flag registers include 6 flags related to data conditions (sign, zero, carry, auxiliary, carry, overflow, and parity) and three flags related to machine operations.(interrupts, Single-step and Strings). The 80286 has two additional: I/O Privilege and Nested Task. The I/O Privilege uses two bits in protected mode to determine which I/O instructions can be used, and the nested task is used to show a link between two tasks.



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|    |      | The processor also includes control registers and system address registers, debug and test registers for system and debugging operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                             |
|----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| 2. | 1)   | Attempt any four.  Describe the concept of paging mechanism in 80386.  PACING OPERATION.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 16<br>4M                    |
|    | Ans. | PAGING OPERATION: Paging is one of the memory management techniques used for virtual memory multitasking operating system.  • The segmentation scheme may divide the physical memory into a variable size segments but the paging divides the memory into a fixed size pages.  • The segments are supposed to be the logical segments of the program, but the pages do not have any logical relation with the program.  • The pages are just fixed size portions of the program module or data. Thus paging mechanism provides an effective technique to manage the physical memory for multitasking systems. | Descript ion 2M  Diagram 2M |
|    |      | • Paging Unit: The paging unit of 80386 uses a two level table mechanism to convert a linear address provided by segmentation unit into physical addresses.                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 21/1                        |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

Subject: Advanced Microprocessor Subject Code: 17627

- The paging unit converts the complete map of a task into pages, each of size 4K. The task is further handled in terms of its page, rather than segments.
- The paging unit handles every task in terms of three components namely page directory, page tables and page itself.

**Paging Descriptor Base Register:** The control register CR2 is used to store the 32-bit linear address at which the previous page fault was detected.

- The CR 3 is used as page directory physical base address register, to store the physical starting address of the page directory.
- The lower 12 bit of the CR3 are always zero to ensure the page size aligned directory. A move operation to CR 3 automatically loads the page table entry caches and a task switch operation, to load CR 0 suitably.

**Page Directory**: This is at the most 4Kbytes in size. Each directory entry is of 4 bytes, thus a total of 1024 entries are allowed in a directory.

- The upper 10 bits of the linear address are used as an index to the corresponding page directory entry. The page directory entries point to page tables.
- Page Tables: Each page table is of 4Kbytes in size and many contain a maximum of 1024 entries. The page table entries contain the starting address of the page and the statistical information about the page.





(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

Subject: Advanced Microprocessor Subject Code: 17627



The upper 20 bit page frame address is combined with the lower 12 bit of the linear address. The address bits A12- A21 are used to select the 1024 page table entries. The page table can be shared between the tasks.

- The P bit of the above entries indicates, if the entry can be used in address translation.
- If P=1, the entry can be used in address translation, otherwise it cannot be used.
- The P bit of the currently executed page is always high.
- The accessed bit A is set by 80386 before any access to the page. If A=1, the page is accessed, else unaccessed.

The D bit (Dirty bit) is set before a write operation to the page is carried out. The D-bit is undefined for page director entries.

- The OS reserved bits are defined by the operating system software.
- The User / Supervisor (U/S) bit and read/write bit are used to provide protection. These bits are decoded to provide protection under the 4 level protection model.
- The level 0 is supposed to have the highest privilege, while the level 3 is supposed to have the least privilege.
- This protection provide by the paging unit is transparent to the segmentation unit.



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|          | 2)    | State any four advantages of RISC processor.                                      | 4M      |
|----------|-------|-----------------------------------------------------------------------------------|---------|
|          | Ans.  | Advantages of RISC:                                                               |         |
|          |       | 1. RISC instructions are simple in nature and hence can be                        |         |
|          |       | hardwired, while CISC architectures nay have to use                               |         |
|          |       | microprogramming in order to implement microprogramming.                          |         |
|          |       | 2. A set of simple instructions results in <b>reduced complexity of the</b>       |         |
|          |       | control unit and the data path. As a consequence the processor                    | Any 4   |
|          |       | can work at a higher clock frequency and yields greater speed.                    | advanta |
|          |       | 3. Several extra functionalities such as MMUs, floating point                     | ges 1M  |
|          |       | arithmetic units can also be placed on the same chip.                             | each    |
|          |       | 4. <b>Smaller chips</b> allow the semiconductor manufacturer to place             |         |
|          |       | more parts on a single silicon wafer, which can lower the cost of                 |         |
|          |       | the processor's chip.                                                             |         |
|          |       | 5. High level language compilers produce more efficient codes in a                |         |
|          |       | <b>RISC</b> processor than CISC, because they tend to use the smaller             |         |
|          |       | set of instructions in a RISC computer.                                           |         |
|          |       | 6. Shorter design cycle: a new RISC processor can be designed,                    |         |
|          |       | developed and tested more quickly since they are simple than                      |         |
|          |       | CISC processors.                                                                  |         |
|          |       | 7. Application programmers who use the microprocessor's                           |         |
|          |       | instructions will <b>find it easier to develop a code</b> with the <b>smaller</b> |         |
|          |       | and optimized instruction set.                                                    |         |
|          |       | 8. The loading and decoding of the instructions in a RISC                         |         |
|          |       | processor is simple and fast and it is not needed to wait until the               |         |
|          |       | <b>length of the instruction</b> is known in order to start decoding the          |         |
|          |       | following one. Decoding is simplified as op-code and address                      |         |
|          |       | fields are located in the same location for all instructions.                     |         |
|          | 3)    | Describe the five stage pipeline mechanism.                                       | 4M      |
|          | Ans.  | Five stage mechanism diagram of Pentium processor is as shown                     |         |
|          | 11101 | below:                                                                            |         |
|          |       |                                                                                   |         |
|          |       |                                                                                   |         |
|          |       |                                                                                   |         |
|          |       |                                                                                   |         |
|          |       |                                                                                   |         |
|          |       |                                                                                   |         |
|          |       |                                                                                   |         |
|          |       |                                                                                   |         |
|          |       |                                                                                   |         |
| <u> </u> |       |                                                                                   |         |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

#### WINTER - 2017 EXAMINATION

**Subject: Advanced Microprocessor** 

**Subject Code:** 

17627



Diagram 2M

The first stage of the pipe-line is Prefetch (PF) stage in which instructions are prefetched from the on chip instruction cache or memory. Because the Pentium processor has separate caches for instructions and data, prefetches no longer conflict with data references for access to the cache. If the requested line is not in the code cache, a memory reference is made. In the PF stage, two independent pairs of line-size (32-byte) prefetch buffers operate in conjunction with the branch target buffer. This allows one prefetch buffer to prefetch instructions sequentially, while the other prefetches according to the branch target buffer predictions. The prefetch buffers alternate their prefetch paths.

Descript ion 2M

The next pipe-line stage is Decode1 (D1) in which two parallel decoders attempt to decode and issue the next two sequential instructions. The decoders determine whether on e or two instructions can be issued contingent upon the instruction pairing rules described in the section titled "Instruction Pairing Rules." The Pentium processor will decode near conditional jumps (long displacement) in the second opcode map (0Fh prefix) in a single clock in either pipe-



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|        | [ a                                                                                        |           |
|--------|--------------------------------------------------------------------------------------------|-----------|
|        | line.                                                                                      |           |
|        | The D1 stage is followed by <b>Decode 2 (D2)</b> in which the address of                   |           |
|        | memory resident operands are calculated.                                                   |           |
|        | The <b>Execute</b> ( <b>EX</b> ) <b>stage</b> of the pipe line for both ALU operations and |           |
|        | for data cache access; therefore those instructions specifying both an                     |           |
|        | ALU operation and a data cache access will require more than one                           |           |
|        | clock in this stage. In EX all u-pipe instructions and all v-pipe                          |           |
|        | instructions except conditional branches are verified for correct                          |           |
|        | branch prediction. Microcode is designed to utilize both pipe-lines                        |           |
|        | and thus those instructions requiring microcode execute.                                   |           |
|        | The final stage is <b>Writeback</b> ( <b>WB</b> ) where instructions are enabled to        |           |
|        | modify processor state and complete execution. In this stage v-pipe                        |           |
|        |                                                                                            |           |
|        | conditional branches are verified for correct branch prediction. All                       |           |
| <br>4) | the registers and memory locations are updated in this stage.                              | 43.4      |
| 4)     | Draw and explain interrupt vector table.                                                   | <b>4M</b> |
| Ans.   | The interrupt vector table is a collection of 4 bytes addresses which                      |           |
|        | resides in the 1KB memory. It tells the processor where it should                          |           |
|        | jump to execute the associated Interrupt Service Routine. There are                        |           |
|        | total 256 interrupts types. The IVT is 1KB long located in memory                          | _         |
|        | from 00000H to 003FFH. Each entry of 4 bytes is composes 2 bytes                           | Descript  |
|        | for CS and 2 bytes for IP. In the IVT some of the vectors are                              | ion 2M    |
|        | predefined such as vector 0 as been chosen to handle divide by zero                        |           |
|        | errors, vector 1 to implement single step operation, Vector 2 for NMI,                     |           |
|        | Vector 3 to implement break point when troubleshooting an new                              |           |
|        | program and so on. The vectors 32 to 255 are unused and are free for                       |           |
|        | users. The fig shows the interrupt vector table:                                           |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |
|        |                                                                                            |           |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**





(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

Subject: Advanced Microprocessor Subject Code: 17627

the 8 bit vector code of interrupt supplied by hardware which identifies the source of interrupt (one of the 224 user defined interrupts.) The IF bit in the flag register is reset when as interrupt is being serviced. This effectively disables servicing additional interrupts during an Interrupt service routine. To allow nesting of interrupts this IF bit can be set explicitly by interrupt handler. When an IRET instruction is executed the original state of IF is restored.

Non maskable interrupts: Non maskable interrupts provide a method of servicing very high priority interrupts. NMI is an example of non maskable interrupt. It is an external pin to the microprocessor. A common example of the use of non maskable interrupt (NMI) would be to activate a power failure routine. When a NMI is pulled high it causes an interrupt with an internally supplied vector value of 2. No interrupt acknowledgement cycle is performed by the processor when NMI occurs.

While executing NMI, no further NMI is serviced until the next IRET instruction is executed or the processor is reset. If NMI occurs at the time of servicing a NMI, its occurrence will be saved and it will be processed when the servicing of the first will be over. The IF bit is cleared at the beginning of NMI interrupt to inhibit further INTR requests.

- **2. Software Interrupts:** These are generated directly by an executing program. These types of interrupts are also called as exceptions. INT or INTO instructions initiate interrupt processing when they are executed. Exceptions are classified as faults, traps and aborts depending on the way they are reported, and whether or not restart of the instruction causing the exception is supported.
- 2.1 **Faults**: these are the exceptions which are detected and serviced before the execution of faulting instructions.

A fault would occur in a virtual memory system when the processor referenced page or a segment which was not present. The OS would fetch the page or segment from disk, and then the X86 processor would restart the instruction

- 2.2 **Traps**: are the exceptions that are reported immediately after the execution of instruction which caused the problem. User defined interrupts are traps.
- 2.3 **Aborts**: these are the exceptions which do not permit the precise



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|    |           | location of the instruction causing to be determined. These are used to report severe errors, such as a hardware error or illegal values in the system tables.  3. Conditional Interrupts: Third source of interrupt is conditional interrupts, which are mainly caused due to some error condition generated |          |
|----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|    |           | in 8086 by the execution of an instruction. For example INTO-divide by zero interrupt. Program execution will automatically be interrupted if your attempt to divide an operated by zero.                                                                                                                     |          |
|    | 6)        | Explain with neat diagram DOS-BIOS interface.                                                                                                                                                                                                                                                                 | 4M       |
|    | Ans.      | r a a a a a a a a a a a a a a a a a a a                                                                                                                                                                                                                                                                       |          |
|    |           | DOS and BIOS Interface :                                                                                                                                                                                                                                                                                      |          |
|    |           | User programs                                                                                                                                                                                                                                                                                                 |          |
|    |           |                                                                                                                                                                                                                                                                                                               | Diagram  |
|    |           | Dos                                                                                                                                                                                                                                                                                                           | 2M       |
|    |           | Bios                                                                                                                                                                                                                                                                                                          |          |
|    |           |                                                                                                                                                                                                                                                                                                               |          |
|    |           | Hardware/ Devices                                                                                                                                                                                                                                                                                             |          |
|    |           |                                                                                                                                                                                                                                                                                                               |          |
|    |           | Figure shows the DOS-BIOS interface. BIOS contains a set of routines in a ROM to provide the device supports. The BIOS tests and initializes attached devices and provide services that are used for                                                                                                          |          |
|    |           | reading to and writing from the devices. One task of DOS is to interface with BIOS when there is a need to access its facilities. When                                                                                                                                                                        | Descript |
|    |           | the user program requests a service of DOS, it may transfer the                                                                                                                                                                                                                                               | ion 2M   |
|    |           | request to BIOS which in turn accesses the requested device.                                                                                                                                                                                                                                                  |          |
|    |           | Sometimes, a program makes a direct request to BIOS, especially for                                                                                                                                                                                                                                           |          |
|    |           | keyboard and screen services.                                                                                                                                                                                                                                                                                 | 1.       |
| 3. | 1)        | Attempt any four.                                                                                                                                                                                                                                                                                             | 16<br>4M |
|    | 1)<br>Ans | Explain pipeline RISC. Pipelining in RISC:                                                                                                                                                                                                                                                                    | 4M       |
|    | Ans.      | A RISC processor pipeline operates in much the same way, although                                                                                                                                                                                                                                             |          |
|    |           | the stages in the pipeline are different. While different processors                                                                                                                                                                                                                                          |          |
|    |           | have different numbers of steps, they are basically variations of these                                                                                                                                                                                                                                       |          |
|    |           | five, used in the MIPS R3000 processor:                                                                                                                                                                                                                                                                       |          |
|    |           | 1. fetch instructions from memory                                                                                                                                                                                                                                                                             |          |
|    |           | 2. read registers and decode the instruction                                                                                                                                                                                                                                                                  |          |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|      | 3. execute the instruction or calculate an address                       |           |
|------|--------------------------------------------------------------------------|-----------|
|      | 4. access an operand in data memory                                      | Explana   |
|      | 5. write the result into a register                                      | tion 4M   |
|      | The length of the pipeline is dependent on the length of the longest     |           |
|      | step. Because RISC instructions are simpler than those used in pre-      |           |
|      | RISC processors (now called CISC, or Complex Instruction Set             |           |
|      | Computer), they are more conducive to pipelining. While CISC             |           |
|      | instructions varied in length, RISC instructions are all the same length |           |
|      | and can be fetched in a single operation. Ideally, each of the stages in |           |
|      | a RISC processor pipeline should take 1 clock cycle so that the          |           |
|      | processor finishes an execution of every instruction in same time.       |           |
| 2)   | Describe the virutal 8086 mode in 80386 with neat sketch of              | <b>4M</b> |
|      | memory mapping.                                                          |           |
| Ans. | Virtual 8086 Mode:                                                       |           |
|      | In its protected mode of operation, 80386DX provides a virtual 8086      |           |
|      | operating environment to execute the 8086 programs.                      |           |
|      | The real mode can also used to execute the 8086 programs along with      |           |
|      | the capabilities of 80386, like protection and a few additional          | Descript  |
|      | instructions.                                                            | ion 2M    |
|      | Once the 80386 enters the protected mode from the real mode, it          |           |
|      | cannot return back to the real mode without a reset operation.           |           |
|      | Thus, the virtual 8086 mode of operation of 80386, offers an             |           |
|      | advantage of executing 8086 programs while in protected mode. The        |           |
|      | address forming mechanism in virtual 8086 mode is exactly identical      |           |
|      | with that of 8086 real mode.                                             |           |
|      | In virtual mode, 8086 can address 1Mbytes of physical memory that        |           |
|      | may be anywhere in the 4Gbytes address space of the protected mode       |           |
|      | of 80386. Like 80386 real mode, the addresses in virtual 8086 mode       |           |
|      | lie within 1Mbytes of memory. In virtual mode, the paging                |           |
|      | mechanism and protection capabilities are available at the service of    |           |
|      | the programmers.                                                         |           |
|      | The 80386 supports multiprogramming, hence more than one                 |           |
|      | programmer may be use the CPU at a time.                                 |           |
|      | Paging unit may not be necessarily enable in virtual mode, but may       |           |
|      | be needed to run the 8086 programs which require more than 1Mbyts        |           |
|      | of memory for memory management function.                                |           |
|      | In virtual mode, the paging unit allows only 256 pages, each of          |           |
|      | 4Kbytes size.                                                            |           |
|      | • Each of the pages may be located anywhere in the maximum               |           |
|      | 1 0 5 5 2                                                                |           |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

Subject: Advanced Microprocessor Subject Code: 17627

4Gbytes physical memory. The virtual mode allows the multiprogramming of 8086 applications.

• The virtual 8086 mode executes all the programs at privilege level 3.Any of the other programmers may deny access to the virtual mode programs or data.

However, the real mode programs are executed at the highest privilege level, i.e. level 0.

- The virtual mode may be entered using an IRET instruction at CPL=0 or a task switch at any CPL, executing any task whose TSS is having a flag image with VM flag set to 1.
- The IRET instruction may be used to set the VM flag and consequently enter the virtual mode.

The PUSHF and POPF instructions are unable to read or set the VM bit, as they do not access it.

Even in the virtual mode, all the interrupts and exceptions are handled by the protected mode interrupt handler.

To return to the protected mode from the virtual mode, any interrupt or execution may be used.

As a part of interrupt service routine, the VM bit may be reset to zero to pull back the 80386 into protected mode.



Diagram 2M



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

Subject: Advanced Microprocessor Subject Code: 17627

### 3) Explain design issues of RISC processor. **4M** Ans. • Register Window: 1. The reduced hardware requirements of RISC processors leave additional space available on the chip for the system designer. RISC CPUs generally use this space to include a large number of registers (> 100 occasionally). 2. The CPU can access data in registers more quickly than data in Any two memory so having more registers makes more data available faster. design Having more registers also helps reduce the number of memory issues references especially when calling and returning from subroutines. 2M each 3. The RISC processor may not be able to access all the registers it has at any given time provided that it has many of it. 4. Most RISC CPUs have some global registers which are always accessible. The remaining registers are windowed so that only a subset of the registers are accessible at any specific time. 5. To understand how register windows work, we consider the windowing scheme used by the Sun SPARC processor. 6. The processor can access any of the 32 different registers at a given time. (The instruction formats for SPARC always use 5 bits to select a source/destination register which can take any 32 different values. 7. Of these 32 registers, 8 are global registers that are always accessible. The remaining 24 registers are contained in the register window. 8. The register window overlap. The overlap consists of 8 registers in SPARC CPU. Notice that the organization of the windows are supposed to be circular and not linear; meaning that the last window overlaps with the first window. 9. Example: the last 8 registers of window 1 are also the first 8 registers of window 2. Similarly, the last 8 registers of window 2 are also the first 8 registers of window 3. The middle 8 registers of window 2 are local; they are not shared with any other window. • **Memory speed issue:** Memory speed issues are commonly solved using caches. A cache is a section of fast memory placed between the processor and slower memory. When the processor wants to read a location in main memory, that location is also copied into the cache.

Subsequent references to that location can come from the cache, which will return a result much more quickly than the main memory.



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|      |                                                                          | -  |
|------|--------------------------------------------------------------------------|----|
|      | Caches present one major problem to system designers and                 |    |
|      | programmers, and that is the problem of coherency. When the              |    |
|      | processor writes a value to memory, the result goes into the cache       |    |
|      | instead of going directly to main memory. Therefore, special             |    |
|      | hardware (usually implemented as part of the processor) needs to         |    |
|      | write the information out to main memory before something else tries     |    |
|      | to read that location or before re-using that part of the cache for some |    |
|      | different information.                                                   |    |
|      | • Instruction Latency issue: A poorly designed instruction set can       |    |
|      | cause a pipelined processor to stall frequently. Some of the more        |    |
|      | common problem areas are: Highly encoded instructions such as            |    |
|      | those used on CISC machines that require complex decoders. Those         |    |
|      | should be avoided. Variable-length instructions which require            |    |
|      | -                                                                        |    |
|      | multiple references to memory to fetch in the entire instruction.        |    |
|      | Instructions which access main memory (instead of registers), since      |    |
|      | main memory can be slow.                                                 |    |
|      | Complex instructions which require multiple clocks for execution         |    |
|      | (many floating-point operations, for example.) Instructions which        |    |
|      | need to read and write the same register. For example "ADD 5 to          |    |
|      | register 3" had to read register 3, add 5 to that value, then write 5    |    |
|      | back to the same register (which may still be "busy" from the earlier    |    |
|      | read operation, causing the processor to stall until the register        |    |
|      | becomes available.)                                                      |    |
|      | Dependence on single-point resources such as a condition code            |    |
|      | register. If one instruction sets the conditions in the condition code   |    |
|      | register and the following instruction tries to read those bits, the     |    |
|      | second instruction may have to stall until the first instruction's write |    |
|      | completes.                                                               |    |
|      | • <b>Dependencies issues:</b> One problem that RISC programmers face is  |    |
|      | that the processor can be slowed down by a poor choice of                |    |
|      | instructions. Since each instruction takes some amount of time to        |    |
|      | store its result, and several instructions are being handled at the same |    |
|      | time, later instructions may have to wait for the results of earlier     |    |
|      | instructions to be stored. However, a simple rearrangement of the        |    |
|      | instructions in a program (called Instruction Scheduling) can remove     |    |
|      | these performance limitations from RISC programs.                        |    |
| 4)   | Explain MMX architecture with register set.                              | 4M |
| Ans. | 1. In Pentium there are eight general purpose floating point registers   |    |
|      | in a floating point unit.                                                |    |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### WINTER - 2017 EXAMINATION

Subject: Advanced Microprocessor Subject Code: 17627

- 2. Each of these eight registers are 80-bit wide for floating point operations, 64 bits are used for mantissa and rest of 16 bit for exponent.
- 3. Intel MMX instructions use these floating point registers as MMX registers and used only 64 bit mantissa portion of these registers to store MMX operands.
- 4. Thus MMX programmers virtually get new MMX registers each of 64bits.
- 5. It is possible to use same set of registers as floating point registers and MMX register in the same program; it is preferable not to use them concurrently.
- 6. After a sequence of MMX instruction is executed, these registers should be cleared by an instruction 'EMMS' which implies empty MMX stack.
- 7. The floating point users should use same instruction after executing floating point instructions.
- 8. Although content switching between multimedia program execution and floating point execution is permissible. It is not recommended.
- 9. It is advisable that multimedia program developers should partition MMX instruction into separate library routine.



MMX registers set explanat ion 2M

Diagram 2M



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

| 5)<br>Ans. | Differen                                                                             | nce between real mode a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | nd PVAM mode.                                                | 4M                 |
|------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------|
|            | Sr. No                                                                               | Real Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Protected Mode                                               |                    |
|            | 1                                                                                    | It uses 20 address lines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | It uses 32 bit address lines                                 |                    |
|            | 2                                                                                    | It access only 1MB memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | It access only 4GB memory                                    | Any 4              |
|            | 3                                                                                    | Segmentation is used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Paging is used                                               | differen<br>ces 1M |
|            | 4                                                                                    | Protection is not available                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Protection is available                                      | Each               |
|            | 5                                                                                    | Selector is not required in address generation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Selector is required in address                              |                    |
| 6)<br>Ans. |                                                                                      | e any two operational fu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | nctions of DOS interrupts.                                   | 4M                 |
|            | CX=File<br>String fi<br>a start va<br>Example<br>int 21h;                            | e Attribute DS: DX - full fill le descriptor; ariable in data segment loads: mov ah,3Ch; function 3C transfer to DOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              | Any two            |
|            | This fun<br>Register<br>DS: DX<br>AL=Acc<br>00H- Op<br>01H- op<br>02H - o<br>Example | a to open file action opens the indicated file as to be used before calling to an ASCIIZ String file des access Code and sharing mode action for reading mode and for writing mode are for writing mode are for read/write mode are mov ah,3Dh; function 3D actions for the code of the co | the function using INT 21H:<br>scriptor<br>es are as follows | functions 2M each  |
|            | This fun<br>Register<br>BX = fil<br>Example                                          | to close the file action closes the indicated first to be used before calling the handle are moved ah, 3Eh; function 3E transfer to DOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | the function using INT 21H:                                  |                    |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## WINTER - 2017 EXAMINATION

|    | I          | 4) ATTY / 1 / 1 / 101                                                   |           |
|----|------------|-------------------------------------------------------------------------|-----------|
|    |            | 4) 3FH: to read the file                                                |           |
|    |            | This function reads up to CX bytes from the Indicated file into the     |           |
|    |            | specified memory buffer. On successful return, the AX Register contains |           |
|    |            | the number of bytes actually read.                                      |           |
|    |            | Registers to be used before calling the function using INT 21H:         |           |
|    |            | BX = file handle                                                        |           |
|    |            | CX = number of bytes to read                                            |           |
|    |            | DS:DX -> buffer for data                                                |           |
|    |            | Example: mov ah,3Fh; function 3Fh – read the file                       |           |
| 4  | A >        | int 21h; transfer to DOS                                                | 10        |
| 4. | <b>A</b> ) | Attempt any three.                                                      | 12        |
|    | <b>i</b> ) | State the feature of pentium III processor.                             | <b>4M</b> |
|    | Ans.       | Pentium III processor features:                                         |           |
|    |            | 1.Featured with SSE instruction set (STREAMING SIMD                     |           |
|    |            | EXTENSIONS) SSE contains 70 new instructions, most of which             |           |
|    |            | work on single precision floating point data. SIMD instructions         |           |
|    |            | can greatly increase performance when exactly the same                  |           |
|    |            | operations are to be performed on multiple data objects. Typical        |           |
|    |            | applications are digital signal processing and graphics processing.     |           |
|    |            | 2.512KB full speed on chip L2 cache with ecc(error correcting code)     |           |
|    |            | for high performance. workstations/ servers, can work on windows        | Any 4     |
|    |            | 98, WINDOWS NT, 2000, LINUX OS.                                         | features  |
|    |            | 3. PIII is also incorporated with MMX technology.                       | of        |
|    |            | 4.Dynamic execution, micro-architecture incorporates unique             | Pentium   |
|    |            | combination of multiple branch prediction, data flow analysis and       | III       |
|    |            | speculative execution.                                                  | processo  |
|    |            | 5. Supports power management capabilities like System management        | r 1M      |
|    |            | mode and Multiple low power states.                                     | each      |
|    |            | 6.PIII is optimized for 32 bits applications running on advanced 32     |           |
|    |            | bits os.                                                                |           |
|    |            | 7.It has 32KB L1 cache divided as 16KB instruction cache and            |           |
|    |            | 16KB data cache                                                         |           |
|    |            | 8.Quad quad word wide ie. 256 bits cache data bus, ways set             |           |
|    |            | associative cache provides improved cache hit rate.                     |           |
|    |            | 9. It supports Multiprocessor system.                                   |           |
|    |            | 10. It Works on 1.0ghz,850,800,750,700,650 MHZ.                         |           |
|    | ii)        | Describe four level protection in 80386.                                | 4M        |
|    | Ans.       | 80386 DX has four levels of protection which isolate and protect user   | -1111     |
|    | 1 11100    | programs from each other and the operating system.                      | Descript  |
|    |            | •It offers an additional type of protection on a page basis, when       | ion 2M    |
|    |            | 1 to oriers an additional type of protection on a page basis, when      | WIL 2111  |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

Subject: Advanced Microprocessor Subject Code: 17627

paging is enabled(using U/S and R/W fields) •The four level hierarchical privilege system is illustrated as follows: APPLICATIONS CPU ENFORCED SOFTWARE INTERFACES Four OS EXTENSIONS level protectio SYSTEM n KERNEL diagram MOST HIGH SPEED RIVILEGED 2M • The privilege levels (PL) are numbered 0 through 3. Level 0 is the most privileged or trusted level. Level 3 is the least privileged level. Define maskable and non-maskable interrupt of X86. iii) **4M** Ans. **Maskable interrupts:** These are the most common way used by the X86 processor to respond to asynchronous external hardware events. Hardware interrupts occurs when the INTR is pulled high and the Interrupt flag bit is enabled. The processor only responds to interrupts Maksabl between instructions. When an interrupt occurs the processor reads the 8 bit vector code of interrupt supplied by hardware which interrupt identifies the source of interrupt (one of the 224 user defined 2Minterrupts.) The IF bit in the flag register is reset when as interrupt is being serviced. This effectively disables servicing additional interrupts during an Interrupt service routine. To allow nesting of interrupts this IF bit can be set explicitly by interrupt handler. When an IRET instruction is executed the original state of IF is restored. **Non-maskable interrupts:** Non-maskable interrupts provide a method of servicing very high Nonpriority interrupts. NMI is an example of non-maskable interrupt. It is maskabl an external pin to the microprocessor. A common example of the use of non-maskable interrupt (NMI) would be to activate a power failure interrupt routine. When a NMI is pulled high it causes an interrupt with an s 2M



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|      | internally supplied vector value of 2. No interrupt acknowledgement cycle is performed by the processor when NMI occurs. While executing NMI, no further NMI is serviced until the next IRET instruction is executed or the processor is reset. If NMI occurs at the time of servicing a NMI, its occurrence will be saved and it will be processed when the servicing of the first will be over. The IF bit is cleared at the beginning of NMI interrupt to inhibit further INTR requests.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                     |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| iv)  | Describe any two dedicated interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <b>4M</b>                                           |
| Ans. | 1. Divide by zero:  This interrupt is caused by the instructions such as DIV or IDIV. Type 0 interrupt is generated when such divide by zero error occurs in the system. When the ISR for this interrupt executes it expects the user to get the divide by zero error corrected. Since it is type 0, its vector address is 00000H to 00003H.  2. Single step:  When a trap flag in the flag register is set, the processor generates a type 1 interrupt after the execution of every instruction. This interrupt is used for debugging a newly written program. This interrupt causes the display of the contents of flag register and other registers for the user. The ISR vector address of the single step interrupt is 00004H to 00007H.  3. NMI:  NMI is a non-maskable interrupt which is compulsorily serviced by the processor. It is always executed under the catastrophic (unavoidable) circumstances. One of such event is disastrous power failure. The processor tends to reset abnormally with the occurrence of this interrupt and so does not store the contents of flags and registers anywhere. In the event of such a power failure, NMI ISR should store the contents of each processor register in the NVRAM. These values can be reloaded when the power comes back. Type of this interrupt is 2 and hence is stored from the location 00008H to 0000BH.  4. Breakpoint:  This is a type 3 interrupt. It is used for debugging purpose. A program being debugged will have the first byte of one of its instructions | Any two dedicate d interrupt s explanat ion 2M each |
|      | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                     |
|      | replaced by the code for breakpoint. When the processor gets this                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                     |
|      | instruction, then processor generates type 2 interrupt. The ISR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |
|      | associated with breakpoint is similar to trap ISR and should be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

# **WINTER - 2017 EXAMINATION**

| 4. | B) i) Ans. | capable of displaying the contents of processor registers and also the address at which the breakpoint occurred. Before the ISR exits, it will replace the breakpoint byte with the original first byte of the instruction. The ISR for this breakpoint is stored in memory locations on 0000CH to 0000FH.  5. Overflow:  This is a type 4 interrupt which is caused when INTO instruction is executed with the overflow flag set. The ISR vector address for overflow is stored in memory locations from 00010H to 00013H.  6. INTR:  When the INTR is made high, it causes the processor to perform two INTA# cycles. The first low going pulse is used to indicate to other device that the processor is beginning with the INTA# cycle. The second low going pulse indicates that the interrupt number should be placed on the lower byte of the processors data bus. The8259 PIC is used to respond to the 8086's interrupt acknowledge cycle. The INTR type may be from 00 to FFH. The INTR can be masked by using the IF flag.(Interrupt enable flag).  Attempt any one.  Draw the MSW of 80386 and describe function of each in detail.  • 80386 has four control registers, CR0, CR1, CR2 and CR3, which are 32 bits each.  • They are used to hold the machine status of a global system.  • To access the control registers load and store instructions are available.  • LMSW and SMSW instructions are used to access the CR0. | 6<br>6M |
|----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|    |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

**Subject: Advanced Microprocessor** 

**Subject Code:** 

17627



- CR0 contains system control flags, which control or indicate conditions that apply to the system as a whole, not to an individual task.
- **PE** (Protection Enable, bit 0)

Setting PE causes the processor to begin executing in protected mode. This can be cleared by resetting the microprocessor. This can be set only in real mode.

➤ **MP** (Monitor processor extension/Coprocessor or Math Present, bit 1)

If this bit is set to 1, it allows the Wait instruction to generate a processor extension absent exception i.e. exception number 7.In short when this bit is set to 1 it indicates the absence of coprocessor (processor extension) if its not present and permits the emulation of the processor extension by the CPU.

**EM** (Emulate, bit 2)

If this bit is set to 1, it allows the generation of exception 7 (processor extension not present) and will permit the emulation of the processor extension by the CPU.(If this bit is set and the processor extension is

Descript ion 3M



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### MODEL ANSWER

### **WINTER - 2017 EXAMINATION**

17627 **Subject: Advanced Microprocessor Subject Code:** 

## absent it will allow the CPU to work as a coprocessor)

### > TS (Task Switched, bit 3)

The TS bit of CR0 helps to determine when the context of the coprocessor does not match that of the task being executed by the 80286 CPU. The 80386 sets TS each time it performs a task switch (whether triggered by software or by hardware interrupt). If, when interpreting one of the ESC instructions, the CPU finds TS already set, it causes exception 7. The WAIT instruction also causes exception 7 if both TS and MP are set. Operating systems can use this exception to switch the context of the coprocessor to correspond to the current task.

### **ET** (Extension Type, bit 4)

ET indicates the type of coprocessor present in the system (ET=0 -> 80287 or ET=1 ->80387)

### **PG** (Paging, bit 31)

PG indicates whether the processor uses page tables to translate linear addresses into physical addresses.

## • CR2 : control register 2:

it is used for handling page faults when PG is set(i.e. paging is enabled). The processor stores the linear address that triggers the fault (i.e. page fault linear address).

**CR3** is used when PG is set. CR3 enables the processor to locate the page table directory for the current task.

## ii) Ans.

### State diagram of branch prediction logic.



Page 30 / 42

**6M** 



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

| 5. |      | Attempt any four.             |                                                              | 16       |
|----|------|-------------------------------|--------------------------------------------------------------|----------|
| ٥. | 1)   |                               | ntion with neat diagram of address                           | 4M       |
|    | 1)   | translation.                  | tion with heat diagram of address                            | 4141     |
|    | Ans. |                               | n, the program memory is divided into                        |          |
|    |      |                               | cated in fixed sized physical memory                         |          |
|    |      |                               | eve to be contiguous in memory. A page                       |          |
|    |      | 2 0                           | ach page is located in physical memory.                      |          |
|    |      | This allows the operating sy  | stem to load a program of any size into                      | Descript |
|    |      | any available frames. Only    | the currently used pages need to be                          | ion 2M   |
|    |      |                               | emain on disk until they are referenced.                     |          |
|    |      |                               | rams to be executed on a relatively small                    |          |
|    |      |                               | lag in the page table indicates whether or                   |          |
|    |      |                               | The page table also includes several other                   |          |
|    |      |                               | ry usage. A use flag is set whenever the                     |          |
|    |      | 1                             | it is set whenever the page is changed to                    |          |
|    |      |                               | that the page in memory is different than                    |          |
|    |      | the page on disk.             |                                                              |          |
|    |      | There are several virtual men | nory peremeters set                                          |          |
|    |      | There are several virtual men | nory parameters set.                                         |          |
|    |      | Maximum Virtual               | The size of a program address is                             |          |
|    |      | Address space                 | determined by the maximum size of                            |          |
|    |      |                               | the virtual address space. The number                        |          |
|    |      |                               | of bits in a virtual address is the log                      |          |
|    |      |                               | base 2 of this value.                                        |          |
|    |      | Maximum Physical              | The amount of real memory that the                           |          |
|    |      | Address space                 | system can support determined the                            |          |
|    |      |                               | number of bits needed to address the                         |          |
|    |      |                               | physical memory. The size of a                               |          |
|    |      |                               | physical address is log base 2 of this                       |          |
|    |      | Cinc of a rose                | value.                                                       |          |
|    |      | Size of a page                | This is the size of a virtual memory                         |          |
|    |      |                               | page and a physical memory frame. It is always a power of 2. |          |
|    |      | The addresses that annear is  | n programs are the virtual addresses or                      |          |
|    |      |                               | ery memory access, either to fetch an                        |          |
|    |      |                               | must translate the virtual address to a real                 |          |
|    |      |                               | memory address can be considered to be                       |          |
|    |      |                               | age number and an offset into the page.                      |          |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### WINTER - 2017 EXAMINATION





(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|      |                                                                                                                                                                                                                                                                                   | Г                            |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
|      | <ul><li>point, one for load/store and one for address generation units.</li><li>3. It has a large number of buffers but only one load/store unit, it dispatches them one instruction at a time from the instruction stream.</li></ul>                                             | Any 4<br>features<br>IM each |
|      | 4. It contains 32KB L1 instruction cache, 64KB L1 data cache, 2KB prefetch cache and 2 KB write cache. It also has 1MB on chip L2 cache.                                                                                                                                          |                              |
|      | 5. Like Pentium MMX it also contains the instructions to support multimedia. These instructions are helpful for the implementation of image processing codes.                                                                                                                     |                              |
|      | 6. One of the major limitations of SPARC system is its low speed compared to most of the modern processors                                                                                                                                                                        |                              |
| 3)   | Describe the eight stage pipeline mechanism in floating point unit                                                                                                                                                                                                                | <b>4M</b>                    |
|      | of pentium processor.                                                                                                                                                                                                                                                             |                              |
| Ans. | The floating point pipeline has 8 stages as follows:                                                                                                                                                                                                                              |                              |
|      | U-pipeline  nstruction and data stream  PF D1 D2 EX X1 X2 WF ER Data stream  Bypass 2                                                                                                                                                                                             | Diagram<br>IM                |
|      | 1.Prefetch(PF):  - Instructions are prefetched from the on-chip instruction cache                                                                                                                                                                                                 |                              |
|      | <ul> <li>2.Instruction Decode(D1):</li> <li>Two parallel decoders attempt to decode and issue the next two sequential instructions</li> </ul>                                                                                                                                     | Descript                     |
|      | <ul> <li>It checks whether the instructions can be paired</li> <li>It decodes the instruction to generate a control word</li> <li>A single control word causes direct execution of an instruction</li> <li>Complex instructions require micro coded control sequencing</li> </ul> | ion 3M                       |
|      | 3. Address Generate (D2):                                                                                                                                                                                                                                                         |                              |
|      | - Decodes the control word                                                                                                                                                                                                                                                        |                              |
|      | <ul> <li>Address of memory resident operands are calculated</li> </ul>                                                                                                                                                                                                            |                              |
|      | 4.Memory and Register Read (Execution Stage) (EX):                                                                                                                                                                                                                                |                              |
|      | - Register read or memory read performed as required by the                                                                                                                                                                                                                       |                              |
|      | instruction to access an operand.                                                                                                                                                                                                                                                 |                              |
|      | 5.Floating Point Execution Stage 1(X1):                                                                                                                                                                                                                                           |                              |
|      | - Information from register or memory is written into FP register.                                                                                                                                                                                                                |                              |
|      | - Data is converted to floating point format before being loaded                                                                                                                                                                                                                  |                              |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|      | into the floating point unit                                                                    |           |
|------|-------------------------------------------------------------------------------------------------|-----------|
|      | 6.Floating Point Execution Stage 2(X2):                                                         |           |
|      | <ul> <li>Floating point operation performed within floating point unit.</li> </ul>              |           |
|      | 7.Write FP Result (WF):                                                                         |           |
|      | - Floating point results are <b>rounded and</b> the result is <b>written to</b>                 |           |
|      | the target floating point register.                                                             |           |
|      | 8.Error Reporting(ER)                                                                           |           |
|      | - If an error is detected, an error reporting stage is entered where                            |           |
|      | the error is reported and FPU status word is updated                                            | 47.7      |
| 4)   | Explain register windowing in RISC processor.                                                   | <b>4M</b> |
| Ans. | Register Window:                                                                                |           |
|      | 1. The reduced hardware requirements of RISC processors leave                                   |           |
|      | additional space available on the chip for the system designer.                                 |           |
|      | RISC CPUs generally use this space to include a large number of registers (> 100 occasionally). |           |
|      | 2. The CPU can access data in registers more quickly than data in                               | Descript  |
|      | memory so having more registers makes more data available                                       | ion 2M    |
|      | faster. Having more registers also helps reduce the number of                                   | VOIV 21/2 |
|      | memory references especially when calling and returning from                                    |           |
|      | subroutines.                                                                                    |           |
|      | 137 R31                                                                                         |           |
|      | 131 High A R25                                                                                  |           |
|      | Local A                                                                                         |           |
|      | 122 Low A/High B R16 R31                                                                        | Diagram   |
|      | 116 Local B R10 R25                                                                             | <i>2M</i> |
|      | 106 R16 R31                                                                                     |           |
|      | 100 Low B/High C R10 R25                                                                        |           |
|      | Local C                                                                                         |           |
|      | 90 R16 R10                                                                                      |           |
|      | 337                                                                                             |           |
|      | 9 Global R9 Global R9 Global R9 Global                                                          |           |
|      | 0 — K0 — K0 — K0 — K0 — K0                                                                      |           |
|      | Physical Procedure Procedure                                                                    |           |
|      | registers A B C                                                                                 |           |
|      | registers registers registers                                                                   |           |
|      |                                                                                                 |           |
|      | Register windowing                                                                              |           |
|      | 3. The RISC processor may not be able to access all the registers it                            |           |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

| <br>     |                                                                               |           |
|----------|-------------------------------------------------------------------------------|-----------|
|          | has at any given time provided that it has many of it.                        |           |
|          | 4. Most RISC CPUs have some global registers which are always                 |           |
|          | accessible. The remaining registers are windowed so that only a               |           |
|          | subset of the registers are accessible at any specific time.                  |           |
|          | 5. To understand how register windows work, consider the                      |           |
|          | windowing scheme used by the Sun SPARC processor.                             |           |
|          | 6. The processor can access any of the 32 different registers at a given      |           |
|          | time. (The instruction formats for SPARC always use 5 bits to                 |           |
|          | select a source/destination register which can take any 32 different          |           |
|          | values.                                                                       |           |
|          | 7. Of these 32 registers, 8 are global registers that are always              |           |
|          | accessible. The remaining 24 registers are contained in the register          |           |
|          | window.                                                                       |           |
|          | 8. The register window overlaps. The overlap consists of 8 registers          |           |
|          | in SPARC CPU. Notice that the organizations of the windows are                |           |
|          | supposed to be circular and not linear; meaning that the last                 |           |
|          | window overlaps with the first window.                                        |           |
|          | 9. Example: the last 8 registers of window 1 are also the first 8             |           |
|          | registers of window 2. Similarly, the last 8 registers of window 2            |           |
|          | are also the first 8 registers of window 3. The middle 8 registers of         |           |
| <b>-</b> | window 2 are local; they are not shared with any other window.                | 43.4      |
| 5)       | Describe the general purpose register of pentium.                             | <b>4M</b> |
| Ans.     | There are three types of registers: general-purpose data registers,           |           |
|          | segment registers, and status and control registers.                          |           |
|          | The eight 32-bit general-purpose data registers are used to hold              |           |
|          | operands for logical and arithmetic operations, operands for address          |           |
|          | calculations and memory pointers. The following shows what they are used for: |           |
|          | EAX-Accumulator for operands and results data.                                |           |
|          | • EBX-Pointer to data in the DS segment.                                      | Descript  |
|          | • ECX-Counter for string and loop operations.                                 | ion 2M    |
|          | • EDX-I/O pointer.                                                            | VOIV MITE |
|          | • ESI-Pointer to data in the segment pointed to by the DS                     |           |
|          | register; source pointer for string operations.                               |           |
|          | • EDI-Pointer to data (or destination) in the segment pointed to              |           |
|          | by the ES register; destination pointer for string operations.                |           |
|          | • ESP-Stack pointer (in the SS segment).                                      |           |
|          |                                                                               |           |
|          | <ul> <li>EBP-Pointer to data on the stack (in the SS segment).</li> </ul>     |           |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|            | The following figure sharesters can be used wand DI (the names for "E" for "extended"). Ea ECX, and EDX register CH, and DH (high byte)                                          | with the name the corresponds the local the local the local three | es AX, Bases<br>bonding 32<br>ower two leferenced      | X, CX, DX<br>2-bit ones hoytes of the<br>by the nam   | BP, SP, SI,<br>have a prefix<br>EAX, EBX,<br>hes AH, BH, |                    |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------|--------------------|
|            | General-pur                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                        | 16-bit                                                | 32-bit                                                   |                    |
|            | 31 16                                                                                                                                                                            | 5 15 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                        |                                                       | E 437                                                    |                    |
|            |                                                                                                                                                                                  | AH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AL                                                     | AX                                                    | EAX                                                      |                    |
|            |                                                                                                                                                                                  | BH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | BL                                                     | BX                                                    | EBX                                                      | Diagram<br>2M      |
|            |                                                                                                                                                                                  | CH CH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CL                                                     | CX                                                    | ECX                                                      | 2171               |
|            |                                                                                                                                                                                  | DH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DL                                                     | DX                                                    | EDX                                                      |                    |
|            |                                                                                                                                                                                  | E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3P                                                     |                                                       | ESI                                                      |                    |
|            |                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SI                                                     |                                                       | EDI                                                      |                    |
|            |                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DI                                                     |                                                       | EBP                                                      |                    |
|            |                                                                                                                                                                                  | <u>                                     </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | iP                                                     |                                                       | ESP                                                      |                    |
|            |                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                        |                                                       |                                                          |                    |
| 6)<br>Ans. | Describe interrupt ser<br>Interrupt means event,<br>occurrence of some<br>instruction event.                                                                                     | which invi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                        | -                                                     | •                                                        | 4M                 |
|            | Hardware Interrupt A hardware interrupt processor from an exter peripheral. For exampl move the mouse, they processor to read the ke  Software Interrupt A software interrupt is | rnal device, le, when we<br>trigger har<br>systroke or n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | like a disk<br>e press a l<br>dware into<br>nouse posi | controller of<br>key on the<br>errupts which<br>tion. | or an external<br>keyboard or<br>ch cause the            | Descript<br>ion 4M |
|            | special instruction in t<br>when it is executed by                                                                                                                               | the instructi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | on set wh                                              | nich causes                                           | an interrupt                                             |                    |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**

Subject: Advanced Microprocessor Subject Code: 17627

arithmetic logic unit runs a command to divide a number by zero, to cause a divide-by-zero exception, thus causing the computer to abandon the calculation or display an error message. Software interrupt instructions work similar to subroutine calls.

For every interrupt, there must be an interrupt service routine (ISR), or **interrupt handler**. When an interrupt occurs, the microcontroller runs the interrupt service routine. For every interrupt, there is a fixed location in memory that holds the address of its interrupt service routine, ISR. The table of memory locations set aside to hold the addresses of ISRs is called as the Interrupt Vector Table In response to the interrupt, the routine or program, which is running

In response to the interrupt, the routine or program, which is running presently interrupts and an interrupt service routine (ISR) executes.

Processor executes the program, called interrupt service routine or signal handler or trap handler or exception handler or device driver, related to input or output from the port or device or related to a device function on an interrupt and does not wait and look for the input ready or output completion or device-status ready or set.



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

| 6  |       | Attornet any four                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 14       |
|----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 6. | 1)    | Attempt any four. List any four file handling function of INT 21H. Describe the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 16<br>4M |
|    | 1)    | functions with their syntax and usages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4111     |
|    | Ans.  | INT 21H: DOS provides INT 21h, is called the DOS function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |
|    | Alls. | dispatcher and supports functions such as: read from the keyboard,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |
|    |       | write to the screen, write to the printer, read and write to disk files,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |
|    |       | etc. INT 21h must be told which function is being requested.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |
|    |       | Eg.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |
|    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |
|    |       | • <u>Function 01h</u> – used to read the character from standard input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Each     |
|    |       | device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | function |
|    |       | INTO A 11. From A 1 and A 1 A Change | 1M       |
|    |       | • INT 21h Functions 02h and 06h: Write Character to Standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1111     |
|    |       | Output Write the letter Alter standard enterty                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |
|    |       | Write the letter 'A' to standard output:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |
|    |       | mov ah,02h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |
|    |       | mov dl,'A' int 21h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |
|    |       | IIII 2111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |
|    |       | INTO 011 Franchisco 401, William 11, 15 of July (1997) 45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |
|    |       | • <u>INT 21h Function 40h:</u> Write a block of data(array of byts) to a File or Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |
|    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |
|    |       | Input: BX = file or device handle (console = 1), CX= number of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |
|    |       | bytes to write, DS:DX = address of array Returns : AX = number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |
|    |       | of bytes written                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |
|    |       | • INT 21h Function 3Fh: Read from file or device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |
|    |       | -Reads a block of bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |
|    |       | -Reads a block of bytesCan be interrupted by Ctrl-Break (^C)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |
|    | 2)    | Draw and Describe interrupt descriptor table of 80386.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4M       |
|    | Ans.  | The Interrupt Descriptor Table (IDT) is a data structure used by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7111     |
|    | Alis. | the x86 architecture to implement an interrupt vector table. The IDT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |
|    |       | is used by the processor to determine the correct response to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
|    |       | interrupts and exceptions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |
|    |       | interrupts and exceptions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Descript |
|    |       | Use of the IDT is triggered by three types of events: hardware                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ion 2M   |
|    |       | interrupts, software interrupts, and processor exceptions, which                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | WIL 2111 |
|    |       | together are referred to as "interrupts". The IDT consists of 256                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |
|    |       | interrupt vectors—the first 32 (0-31 or 00-1F) of which are reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |
|    |       | for processor exception                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |
|    |       | 101 processor encoption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |
|    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

### **WINTER - 2017 EXAMINATION**





(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|      | value, then write 5 b                                                                                                            | anck to the con                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | na ragictar (syhich masy ctill b                                                                                                                                          | oe l        |
|------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 1    |                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                           |             |
|      | "busy" from the earli                                                                                                            | er read operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | on, causing the                                                                                                                                                           |             |
|      | processor to stall un                                                                                                            | til the register b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | pecomes available.)                                                                                                                                                       |             |
|      | <u> </u>                                                                                                                         | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | rces such as a condition coo                                                                                                                                              | ie          |
|      |                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | onditions in the condition cod                                                                                                                                            |             |
|      | _                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | on tries to read those bits, the                                                                                                                                          |             |
|      | _                                                                                                                                | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                           |             |
|      |                                                                                                                                  | nay nave to st                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | all until the first instruction                                                                                                                                           | 1 S         |
|      | write completes.                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                           |             |
| 4)   | Explain the register or                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                           | 4M          |
| Ans. | The 80386 has eight 32                                                                                                           | 2 - bit general p                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ourpose registers which may b                                                                                                                                             | pe          |
|      | used as either 8 bit or 16                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ·                                                                                                                                                                         |             |
|      |                                                                                                                                  | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | nded register, is represented b                                                                                                                                           | ov          |
|      | the register name with                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                           | Descript    |
|      | _                                                                                                                                | *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | nding to AX is EAX, similar                                                                                                                                               |             |
|      | BX is EBX etc.                                                                                                                   | gister correspo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | inding to AA is LAA, siiilliai                                                                                                                                            |             |
|      |                                                                                                                                  | OD OD OT - 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DI : 9096 are '1 1                                                                                                                                                        | 1.          |
|      |                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DI in 8086 are now availab                                                                                                                                                |             |
|      |                                                                                                                                  | ino of 27 bit o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nd are names as FRP FSP FS                                                                                                                                                | SLI         |
|      | with their extended s                                                                                                            | ize of 32 off al                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | nd are names as LDI, LSI, L                                                                                                                                               |             |
|      | and EDI.                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                           |             |
|      |                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                           |             |
|      | <ul><li>and EDI.</li><li>AX represents the low</li></ul>                                                                         | er 16 bit of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 32 bit register EAX.                                                                                                                                                      |             |
|      | <ul><li>and EDI.</li><li>AX represents the low</li><li>BP, SP, SI, DI represents</li></ul>                                       | er 16 bit of the presents the lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 32 bit register EAX. ower 16 bit of their 32 b                                                                                                                            |             |
|      | <ul><li>and EDI.</li><li>AX represents the low</li><li>BP, SP, SI, DI represents</li></ul>                                       | er 16 bit of the presents the lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 32 bit register EAX.                                                                                                                                                      |             |
|      | <ul> <li>and EDI.</li> <li>AX represents the low</li> <li>BP, SP, SI, DI represents and can</li> </ul>                           | rer 16 bit of the presents the lobe used as inde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 32 bit register EAX. ower 16 bit of their 32 b                                                                                                                            |             |
|      | <ul> <li>and EDI.</li> <li>AX represents the low</li> <li>BP, SP, SI, DI represents and can</li> </ul>                           | presents the lobe used as inde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 32 bit register EAX.  ower 16 bit of their 32 bit pendent 16 bit registers.                                                                                               |             |
|      | <ul> <li>and EDI.</li> <li>AX represents the low</li> <li>BP, SP, SI, DI represents and can</li> </ul>                           | rer 16 bit of the presents the lobe used as inde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 32 bit register EAX. ower 16 bit of their 32 b                                                                                                                            |             |
|      | <ul> <li>and EDI.</li> <li>AX represents the low</li> <li>BP, SP, SI, DI represents and can</li> </ul>                           | presents the leader th | 32 bit register EAX.  ower 16 bit of their 32 bit registers.                                                                                                              |             |
|      | <ul> <li>and EDI.</li> <li>AX represents the low</li> <li>BP, SP, SI, DI represents and can</li> </ul>                           | presents the leader th | 32 bit register EAX.  ower 16 bit of their 32 bit registers.  EAX  EBX  ECX  EDX                                                                                          | pit         |
|      | <ul> <li>and EDI.</li> <li>AX represents the low</li> <li>BP, SP, SI, DI represents and can</li> </ul>                           | presents the leader th | 32 bit register EAX.  ower 16 bit of their 32 bit registers.                                                                                                              | oit Diagram |
|      | <ul> <li>and EDI.</li> <li>AX represents the low</li> <li>BP, SP, SI, DI represents and can</li> </ul>                           | presents the leader the leader to be used as inde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 32 bit register EAX. ower 16 bit of their 32 begendent 16 bit registers.  EAX EBX ECX EDX ESI                                                                             | pit         |
|      | <ul> <li>and EDI.</li> <li>AX represents the low</li> <li>BP, SP, SI, DI represents and can</li> </ul>                           | rer 16 bit of the presents the lebe used as inde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 32 bit register EAX. ower 16 bit of their 32 begendent 16 bit registers.  EAX EBX ECX EDX ESI EDI                                                                         | oit Diagram |
|      | <ul> <li>and EDI.</li> <li>AX represents the low</li> <li>BP, SP, SI, DI represents and can</li> </ul>                           | presents the lead to be used as inde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 32 bit register EAX.  ower 16 bit of their 32 by pendent 16 bit registers.  EAX EBX ECX EDX ESI ESI EBP ESP                                                               | oit Diagram |
|      | and EDI.  • AX represents the low  • BP, SP, SI, DI represents, and can                                                          | presents the lead to be used as inde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 32 bit register EAX.  ower 16 bit of their 32 bit pendent 16 bit registers.  EAX EBX ECX EDX ESI ESI ESI ESI ESP CS CODE SEGMENT                                          | oit Diagram |
|      | and EDI.  • AX represents the low  • BP, SP, SI, DI represents, and can                                                          | presents the lead to be used as inde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 32 bit register EAX.  ower 16 bit of their 32 begendent 16 bit registers.  EAX EBX ECX EDX ESI EDI EBP ESP  CS CODE SEGMENT STACK SEGMENT                                 | oit Diagram |
|      | and EDI.  • AX represents the low  • BP, SP, SI, DI represents, and can                                                          | presents the lead to be used as inde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 32 bit register EAX.  ower 16 bit of their 32 bit pendent 16 bit registers.  EAX EBX ECX EDX ESI ESI ESI ESI ESP CS CODE SEGMENT                                          | oit Diagram |
|      | and EDI.  • AX represents the low  • BP, SP, SI, DI represents, and can                                                          | presents the lead to be used as inde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 32 bit register EAX.  ower 16 bit of their 32 beginnen 16 bit registers.  EAX EBX ECX EDX ESI EDI EBP ESP  CS CODE SEGMENT STACK SEGMENT DS ES DATA SEGMENT               | oit Diagram |
|      | and EDI.  • AX represents the low  • BP, SP, SI, DI represents, and can  GENERAL DATA AND A  31  SEGMENT SELECTOR                | per 16 bit of the presents the lebe used as inde de d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 32 bit register EAX.  ower 16 bit of their 32 beginnen 16 bit registers.  EAX EBX EBX ECX EDX ESI EDI EBP ESP  CS CODE SEGMENT STACK SEGMENT DS DATA SEGMENT DATA SEGMENT | oit Diagram |
|      | and EDI.  • AX represents the low  • BP, SP, SI, DI represents, and can  GENERAL DATA AND A  SEGMENT SELECTOR  INSTRUCTION POINT | per 16 bit of the presents the lebe used as inde de d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 32 bit register EAX.  ower 16 bit of their 32 beginnen 16 bit registers.  EAX EBX EBX ECX EDX ESI EDI EBP ESP  CS CODE SEGMENT STACK SEGMENT DS DATA SEGMENT DATA SEGMENT | oit Diagram |
|      | and EDI.  • AX represents the low  • BP, SP, SI, DI represents, and can  GENERAL DATA AND A  SEGMENT SELECTOR  INSTRUCTION POINT | presents the lebe used as inde  DDRESS REGISTERS  LS L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 32 bit register EAX.  ower 16 bit of their 32 beginnen 16 bit registers.  EAX EBX EBX ECX EDX ESI EDI EBP ESP  CS CODE SEGMENT STACK SEGMENT DS DATA SEGMENT DATA SEGMENT | Diagram     |



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

#### **MODEL ANSWER**

#### WINTER - 2017 EXAMINATION

Subject: Advanced Microprocessor

17627

**Subject Code:** 

The six segment registers available in 80386 are CS, SS, DS, ES, FS and GS.

- The CS and SS are the code and the stack segment registers respectively, while DS, ES, FS, GS are 4 data segment registers.
- A 16 bit instruction pointer IP is available along with 32 bit counterpart EIP.
- *Flag Register of 80386*: The Flag register of 80386 is a 32 bit register. Out of the 32 bits, Intel has reserved bits D18 to D31, D5 and D3, while D1 is always set at 1.Two extra new flags are added to the 80286 flag to derive the flag register of 80386. They are VM and RF flags.



- **VM** *Virtual Mode Flag*: If this flag is set, the 80386 enters the virtual 8086 mode within the protection mode. This is to be set only when the 80386 is in protected mode.
- **RF-** Resume Flag: This flag is used with the debug register breakpoints. It is checked at the starting of every instruction cycle.

**Segment Descriptor Registers**: This registers are not available for programmers, rather they are internally used to store the descriptor information, like attributes, limit and base addresses of segments.

*Control Registers*: The 80386 has three 32 bit control registers CR1, CR2 and CR3 to hold global machine status independent of the executed task. Load and store instructions are available to access these registers.

• *System Address Registers*: Four special registers are defined to refer to the descriptor tables supported by 80386.

The 80386 supports four types of descriptor table, viz. Global descriptor table (GDT), interrupt descriptor table (IDT), local descriptor table (LDT) and task state segment descriptor (TSS).



(Autonomous)

(ISO/IEC - 27001 - 2005 Certified)

## **MODEL ANSWER**

## **WINTER - 2017 EXAMINATION**

|      | <b>Debug and Test Registers</b> : Intel has provide a set of 8 debug registers |                                 |                |
|------|--------------------------------------------------------------------------------|---------------------------------|----------------|
|      | for hardware debugging. Out of these eight registers DR0 to DR7,               |                                 |                |
|      | two registers DR4 and DR5 are Intel reserved.                                  |                                 |                |
| 5)   | Differentiate between .COM and .EXE programs.                                  |                                 | 4M             |
| Ans. | .COM programs                                                                  | .EXE programs                   |                |
|      | .COM file does not contain any                                                 | .EXE file contains header       |                |
|      | header                                                                         |                                 | Any 4          |
|      | .COM file cannot contain                                                       | .EXE file may contain           | differen       |
|      | relocation items.                                                              | relocation items.               | ce 1M          |
|      | Maximum size is 64k minus 256                                                  | No limit on size; Can be of any | each           |
|      | bytes.For PSP and 2 bytes for                                                  | size                            |                |
|      | stack                                                                          |                                 |                |
|      | Size of file is exact size of                                                  | Size of file is size of program |                |
|      | program.                                                                       | plus header                     |                |
|      |                                                                                | (Multiple of 256 bytes          |                |
|      | Stack size is 64K minus 256                                                    |                                 |                |
|      | bytes for PSP and size of                                                      | program with STACK directive.   |                |
|      | executable data and code.                                                      |                                 |                |
|      | Entry point is PSP:0100                                                        | Entry point is defined by END   |                |
|      |                                                                                | directive.                      |                |
| 6)   | Write the advantages of separate code and data cache available in              |                                 | <b>4M</b>      |
|      | Pentium.                                                                       |                                 |                |
| Ans. | Advantages of separate instruction and data caches:                            |                                 |                |
|      | 1. Separate code and data cache memories effectively and efficiently           |                                 |                |
|      | execute the branch prediction.                                                 |                                 | Any 4          |
|      | 2. Simultaneous cache look up is achieved by Pentium processor due             |                                 | advanta        |
|      | to the separate data and code cache.                                           |                                 | ges 1M<br>Each |
|      | 3. The separate cache memories raise the system performance i.e. an            |                                 |                |
|      | internal read request is performed more quickly than a bus cycle to            |                                 |                |
|      | memory. 4. They reduce the use of processor's external bus when the same       |                                 |                |
|      | 1 1                                                                            |                                 |                |
|      | locations are accessed multiple times.                                         |                                 |                |